Parallelization and Optimization of Iterative Solvers on High Performance Architectures

  1. Coronado Barrientos, Edoardo Emilio
Supervised by:
  1. Antonio García Loureiro Director

Defence university: Universidade de Santiago de Compostela

Fecha de defensa: 24 November 2021

Committee:
  1. Javier Díaz Bruguera Chair
  2. Natalia Seoane Iglesias Secretary
  3. David Expósito Singh Committee member
Department:
  1. Department of Electronics and Computing

Type: Thesis

Abstract

The main objective of this thesis is to develop an optimal sparse matrix storage format and implement efficient computing kernels that accelerate the execution of the sparse matrix vector (SpMV) product on modern computer architectures. The SpMV product is an essential building brick for a myriad of numerical application codes, especially for iterative solvers and numerical simulators. Improving the performance of the SpMV product is of special interest for researchers, because it is the major bottleneck for codes where it is required. Optimizing this product on modern computer architectures requires knowledge of parallel programing paradigms, efficient parallel algorithms and a basic idea of the device architecture being targeted.