Dynamically reconfigurable architecture for embedded computer vision systems

  1. Nieto Lareo, Alejandro Manuel
Supervised by:
  1. David López Vilariño Director
  2. Victor Manuel Brea Sánchez Co-director

Defence university: Universidade de Santiago de Compostela

Fecha de defensa: 14 December 2012

Committee:
  1. Javier Díaz Bruguera Chair
  2. Roberto Osorio Secretary
  3. Xosé Manuel Pardo López Committee member
  4. Ari Paasio Committee member
  5. Carmen Alonso Montes Committee member
Department:
  1. Department of Electronics and Computing

Type: Thesis

Abstract

The objective of this research work is to design, develop and implement a new architecture which integrates on the same chip all the processing levels of a complete Computer Vision system, so that the execution is efficient without compromising the power consumption while keeping a reduced cost. For this purpose, an analysis and classification of different mathematical operations and algorithms commonly used in Computer Vision are carried out, as well as a in-depth review of the image processing capabilities of current-generation hardware devices. This permits to determine the requirements and the key aspects for an efficient architecture. A representative set of algorithms is employed as benchmark to evaluate the proposed architecture, which is implemented on an FPGA-based system-on-chip. Finally, the prototype is compared to other related approaches in order to determine its advantages and weaknesses.